

# Vehicle Electronics (VEH) System Architecture

sys-veh

Rev: A01

Jinzhi Cai

2019-07-02

# **Table of Contents**

| 1 | General Setting      |                                                |   |  |  |  |
|---|----------------------|------------------------------------------------|---|--|--|--|
|   | 1.1                  | Main Board                                     | 3 |  |  |  |
|   | 1.2                  | Feature Board                                  | 3 |  |  |  |
| 2 | Payload Frame (PF)   |                                                |   |  |  |  |
|   | 2.1                  | Discribtion                                    | 4 |  |  |  |
|   | 2.2                  | Naming Method                                  | 4 |  |  |  |
| 3 | Payload Modules (PM) |                                                |   |  |  |  |
|   | 3.1                  | Discribtion                                    | Ę |  |  |  |
|   | 3.2                  | Computing and Operation Module (COM)           | 6 |  |  |  |
|   | 3.3                  | Telecommunication and Acquisition Module (TAM) | 6 |  |  |  |
|   | 3.4                  | Power and Actuator Module (PAM)                | 7 |  |  |  |
|   | 3.5                  | Naming Method                                  |   |  |  |  |
| 4 | Revi                 | ision History                                  | ć |  |  |  |

## 1 General Setting

In the OA-II VEH system, each payload module is specilize for a special function. In each module, it have three type of board.

#### 1.1 Main Board

The main board is indecate this board finish the most foundmental function of this module. It is a stand alone board that build the fundation for the other board. It will be the first board in the module.

#### 1.2 Feature Board

The feature board is adding more features to the module. It usually need the main board to function and receive commend from the the main board.

## 2 Payload Frame (PF)

#### 2.1 Discribtion

In the Payload Frame, most of the signal and power will run throught it and arrive to the target board. The payload frame will have different sector for different module. In general, it will at least provide three power line, more than one commend line, and four high speed data lane.

### 2.2 Naming Method

OA2-PF-XXX-YY-Z

**XXX** indecate how much board it can fit for each module. The first number is for COM, then TAM and PAM.

YY Designer name.

**Z** Revision number. If it is greek numerals, it mean this board is a test brench.

example: OA2-PF-333-JC-1

First generation payload frame design by Jinzhi Cai which can contain three COM, TAM, PAM boards.

example: OA2-PF-111-JC-IV

Fourth generation payload frame test brench design by Jinzhi Cai which can contain one COM, TAM, PAM boards.

## 3 Payload Modules (PM)

#### 3.1 Discribtion

Payload Modules are specialized circuits which slot into the Payload Frame. They can be divided into three primary types: Computing and Operation Module (COM), Telecommunication and Acquisition Module (TAM), and Power and Actuator Module (PAM).



Figure 1: System Diagram

#### 3.2 Computing and Operation Module (COM)

#### Main Control Board (1)

The main control board will execute all the critical process during the whole launch. It will send commend via a commend lane to other module main board to proform action.

#### Failure Recover Board (2)

The failure recover board will execute similar code as the main control board and detect any error that send out from the main control board. When main control board have error, it will inquire the main board and check the answer. If a failure scenario is fullfill, it will take over the commend line and try to fix the problem by the program storage inside.

#### **Sensor Fusion Board (3)**

The sensor fusion board will communicate with the TAM and analyze the data. It will provide to the main control board for more information.

#### 3.3 Telecommunication and Acquisition Module (TAM)

#### Data record Board (1)

The data record board is use to collecting data from the rest of the sensor board in the module and provide to COM and telecommunication board. It also will back up all the data to a storageto the media for recover after landing.

#### **Telecommunication Board (2)**

The telecommunication board is use to collect data from the record board and send it down to the base station. It also will get commend that send from the base station and relay it to the COM.

#### Low Speed Sensor Board (3)

The low speed sensor board is use to contain sensors that have less then 100MB/s data rate. This board will also have memory to buffering some of the data. The power supply for this board will be a low voltage line from the PAM.

#### High Speed Sensor Board (4)

The high speed sensor board will use to contain sensors that have more than 100MB/s (excamera) It will have a special power line from the PAM and itself will have memory for buffing data.

#### Page: 7

#### 3.4 Power and Actuator Module (PAM)

#### Power Manager Board (1)

The power manager board is use to control charge and discharge of the on board main battery. It also have regulator to provide main rail power for the whole vehicle.

#### Sensor Power Board (2)

This board contain spcial k purpose voltage regulator and power manager chip. It will provide power for high sensitive sensors and isolate it from high power module.

#### **Actuator Power Board (3)**

This board will directly get power from the battery and retablize it for the high power actuator. It also try to provide jitter from high power device.

#### **Actuator Board (4)**

This board is to operating any high power device during the mission. It will directly get power from the power board and get commend from the COM.

#### Page: 8

## 3.5 Naming Method

## OA2-[COM/PAM/TAM]-XX-YY-Z

- **XX** The first number indecate the require board for this board to function, zero for stand alone. The second number indecate the role for the board.
  - YY Designer name.
  - **Z** Revision number.

example: OA2-COM-01-JC-1

First generation Computing and Operation Module main board design by Jinzhi Cai.

# 4 Revision History

| Rev# | Editor     | Delta      | Date     |
|------|------------|------------|----------|
| A01  | Jinzhi Cai | Initialize | 2019-7-2 |

Table 1: Summary of Revision History